Title :
A 32-bit Decimal Floating-Point Logarithmic Converter
Author :
Chen, Dongdong ; Zhang, Yu ; Choi, Younhee ; Lee, Moon Ho ; Ko, Seok-Bum
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Saskatchewan, Sasaktoon, SK, Canada
Abstract :
This paper presents a new design and implementation of a 32-bit decimal floating-point (DFP) logarithmic converter based on the digit-recurrence algorithm. The converter can calculate accurate logarithms of 32-bit DFP numbers which are defined in the IEEE 754-2008 standard. Redundant digit e1 is obtained by look-up table in the first iteration and the rest redundant digits ej are selected by rounding the scaled remainder during the succeeding iterations. The sequential architecture of the proposed 32-bit DFP logarithmic converter is implemented on Xilinx Virtex-II Pro P30 FPGA device and then synthesized with TMSC 0.18-um standard cell library. The implementation results indicate that the maximum frequency of the proposed architecture is 47.7 MHz in FPGA and 107.9 MHz in TMSC 0.18-um technology. The faithful 32-bit DFP logarithm results can be obtained in 18 cycles.
Keywords :
convertors; field programmable gate arrays; floating point arithmetic; sequential circuits; 32-bit decimal floating-point logarithmic converter; IEEE 754-2008 standard; Xilinx Virtex-II Pro P30 FPGA device; digit-recurrence algorithm; frequency 107.9 MHz; frequency 47.7 MHz; sequential architecture; standard cell library; Algorithm design and analysis; Application software; Drives; Field programmable gate arrays; Floating-point arithmetic; Libraries; Moon; Performance analysis; Signal processing algorithms; Table lookup; Decimal Floating-Point; Decimal Logarithmic Converter; Digit-Recurrence Algorithm; Selection by Rounding.;
Conference_Titel :
Computer Arithmetic, 2009. ARITH 2009. 19th IEEE Symposium on
Conference_Location :
Portland, OR
Print_ISBN :
978-0-7695-3670-5
DOI :
10.1109/ARITH.2009.22