DocumentCode :
3148075
Title :
A Topology for Semicustom Array-Structured LSI Devices, and Their Automatic Customisation
Author :
Jennings, P.
Author_Institution :
School of Electrical Engineering, University of Bath, Bath, Avon, UK
fYear :
1983
fDate :
27-29 June 1983
Firstpage :
675
Lastpage :
681
Abstract :
This paper describes the design of a topology for array-structured (both Gate-Array and Polycell) semicustom LSI, in the context of a CMOS gate-array fabricated to test both the topology and the unique functional cells. Design emphasis has been placed on 100% routability, which is achieved by use of interdigitating cell terminals. Also described is the structure and operation of an automatic customisation software package which has been developed for the array, and which utilises the topological advantages to achieve track densities which are comparable with state-of-the-art algorithms. Examples are cited which show that this methodology is economical in both its speed of operation and its silicon-area utilisation.
Keywords :
Circuit testing; Circuit topology; Costs; Integrated circuit interconnections; Large scale integration; Logic arrays; Routing; Silicon; Software design; Software packages;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1983. 20th Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0026-8
Type :
conf
DOI :
10.1109/DAC.1983.1585728
Filename :
1585728
Link To Document :
بازگشت