DocumentCode :
3148431
Title :
Fast design space exploration for MPSoC architectures
Author :
Hsiao, Pi-Cheng ; Lin, Chi-Hung ; Lee, Kuo-Cheng ; Lin, Tay-Jyi
Author_Institution :
SoC Technol. Center, Ind. Technol. Res. Inst., Hsinchu, Taiwan
fYear :
2009
fDate :
14-16 Dec. 2009
Firstpage :
237
Lastpage :
241
Abstract :
Design space of a system on chip (SoC) with multiple processor cores (MPSoC) is huge, and its architecture exploration is very time consuming. Trace driven simulations can accelerate the exploration effectively and various traces have been proposed to reuse some simulation results of one configuration for others with similar parameters. However, the traces are not independent, and each of them has different generation and access overheads. This paper presents a framework to describe the relationships of various traces in an MPSoC, where a simple time estimator is provided to select traces that minimize the overall exploration time. In our experiments, 2~3 order speedup can be simply achieved once the traces are appropriately chosen.
Keywords :
integrated circuit design; microprocessor chips; system-on-chip; MPSoC architectures; design space exploration; multiple processor cores; system on chip; time estimator; trace driven simulations; Aerospace industry; Analytical models; Design optimization; Digital signal processing; Embedded system; Network-on-a-chip; Space exploration; Space technology; Switches; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Engineering & Systems, 2009. ICCES 2009. International Conference on
Conference_Location :
Cairo
Print_ISBN :
978-1-4244-5842-4
Electronic_ISBN :
978-1-4244-5843-1
Type :
conf
DOI :
10.1109/ICCES.2009.5383278
Filename :
5383278
Link To Document :
بازگشت