Title :
Rapid design of a single chip adaptive beamformer
Author :
Lightbody, G. ; Woods, R. ; McCanny, J. ; Walke, R. ; Hu, Y. ; Trainor, D.
Author_Institution :
Queen´´s Univ., Belfast, UK
Abstract :
This paper presents the design of a single chip adaptive beamformer which contains 5 million transistors and can perform 50 gigaflops. The core processor of the adaptive beamformer is a QR-array processor implemented on a fully efficient linear systolic architecture. The paper highlights a number of rapid design techniques that have been used to realise the design. These include an architecture synthesis tool for quickly developing the circuit architecture and the utilisation of a library of parameterisable silicon intellectual property (IP) cores, to rapidly develop the circuit layouts
Keywords :
array signal processing; circuit CAD; high level synthesis; integrated circuit design; integrated circuit layout; systolic arrays; QR-array processor; architecture synthesis tool; circuit architecture; core processor; linear systolic architecture; silicon intellectual property core; single chip adaptive beamformer; Adaptive arrays; Adaptive filters; Adaptive systems; Antenna arrays; Circuit synthesis; Computer architecture; Intellectual property; Libraries; Resonance light scattering; Silicon; Very large scale integration;
Conference_Titel :
Signal Processing Systems, 1998. SIPS 98. 1998 IEEE Workshop on
Conference_Location :
Cambridge, MA
Print_ISBN :
0-7803-4997-0
DOI :
10.1109/SIPS.1998.715791