DocumentCode :
3151528
Title :
Generation of Layouts from MOS Circuit Schematics: A Graph Theoretic Approach
Author :
Ng, Tak-Kwong ; Johnsson, S. Lennart
Author_Institution :
IBM Corp., Poughkeepsie, NY
fYear :
1985
fDate :
23-26 June 1985
Firstpage :
39
Lastpage :
45
Abstract :
A graph model is proposed to capture the topological properties of metal-oxide semiconductor (MOS) transistors and interconnections among transistors. A set of algorithms is devised for the enumeration of layout topologies of a circuit from its graph model. Layout topologies are presented in stick diagrams. The algorithms select a set of embedded layout topologies with the "fewest" number of jumpers for layout generation and compaction. Layouts for circuits with up to 36 transistors have been generated successfully. The layouts corresponding to the topologies generated and selected by the algorithms are, in most cases, smaller than compact hand layouts. The worst case computational complexity is 0(n2), where n is the number of transistors in the circuit.
Keywords :
Algorithm design and analysis; Circuit topology; Computational complexity; Integrated circuit interconnections; MOS devices; MOSFETs; Physics computing; Programmable logic arrays; Wires; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1985. 22nd Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0635-5
Type :
conf
DOI :
10.1109/DAC.1985.1585910
Filename :
1585910
Link To Document :
بازگشت