DocumentCode :
3151588
Title :
Low power compression utilizing clock-gating
Author :
Rajski, Janusz ; Moghaddam, Elham K. ; Reddy, Sudhakar M.
Author_Institution :
Mentor Graphics Corp., Wilsonville, OR, USA
fYear :
2011
fDate :
20-22 Sept. 2011
Firstpage :
1
Lastpage :
8
Abstract :
Growing test data volume and excessive test power consumption in scan testing are both serious concerns for the semiconductor industry. This paper presents a method to simultaneously reduce test data volume and test power utilizing clock gating. This is achieved through not clocking a high proportion of scan chains during both scan shift and test response capture. Reducing the number of scan chains shifted during scan load can be expected to permit higher scan shift frequency thus reducing the test time. Reduced test data volume can be expected to permit fewer tester channels for testing which can increase the number of chips tested in parallel. Experimental results presented for industrial circuits demonstrate that on average a factor of 1.98 and 4 reductions in test data volume and test power, respectively is achievable using the proposed method.
Keywords :
clocks; low-power electronics; semiconductor device testing; clock gating; low power compression; scan chains; scan shift; scan testing; test data volume; Circuit faults; Clocks; Loading; Logic gates; Merging; Switches; Vectors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference (ITC), 2011 IEEE International
Conference_Location :
Anaheim, CA
ISSN :
1089-3539
Print_ISBN :
978-1-4577-0153-5
Type :
conf
DOI :
10.1109/TEST.2011.6139145
Filename :
6139145
Link To Document :
بازگشت