DocumentCode :
3151718
Title :
Timing Influenced Layout Design
Author :
Burstein, Michael ; Youssef, Mary N.
Author_Institution :
IBM T. J. Watson Research Center, Yorktown Heights, NY
fYear :
1985
fDate :
23-26 June 1985
Firstpage :
124
Lastpage :
130
Abstract :
We present a new approach to the automatic layout design for VLSI chips which incorporates timing information to influence the placement and wiring processes. This approach is an extension of the hierarchical layout method, in which placement and wiring are performed simultaneously [1]. We add a third phase of timing to the hierarchy, without affecting the computational complexity of the basic algorithm. Prior to the physical design, timing analysis is performed using statistical estimates for the unknown parameters; namely the lengths of interconnecting wires. The output of this analysis includes a measure for each net that indicates the degree of its contribution to the timing problem. This set of measures is used to bias the placement at the highest level of the hierarchy. Since wiring is performed after each level of partitioning, lengths of interconnecting nets among the partitions become available. These data are used to update the timing information that bias the design. Preliminary results show that, while delays due to interconnections are reduced, wireability of the chip does not deteriorate.
Keywords :
Computational complexity; Delay; Integrated circuit interconnections; Large scale integration; Performance analysis; Process design; Timing; Very large scale integration; Wires; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1985. 22nd Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0635-5
Type :
conf
DOI :
10.1109/DAC.1985.1585923
Filename :
1585923
Link To Document :
بازگشت