DocumentCode :
3151809
Title :
Design-for-debug layout adjustment for FIB probing and circuit editing
Author :
Chen, Kuo-An ; Chang, Tsung-Wei ; Wu, Meng-Chen ; Chao, Mango C -T ; Jou, Jing-Yang ; Chen, Sonair
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
fYear :
2011
fDate :
20-22 Sept. 2011
Firstpage :
1
Lastpage :
9
Abstract :
While the technology node continually and aggressively scales, the resolution of FIB techniques does not scale as fast. Thus, the percentage of nets which can be observed or repaired through FIB probing or circuit editing is significantly decreased for advanced process technologies, which limits the candidates that can be physically examined through the FIB techniques during the debugging process. This paper introduces a design-for-debug framework which can adjust the layout to increase the FIB observable rate and the FIB repairable rate for its signals. The layout adjustment is made through pre-defined simple operations subject to the design rules and the timing constraints. Hence, the proposed framework does not require a complicated router as its core and can be applied in conjunction with any commercial APR tool. The experimental result based on an 90 nm technology has demonstrated that the proposed DFD framework can effectively increase the FIB observable and repairable rates under different parameter settings while the overall area and circuit performance remain the same.
Keywords :
circuit layout; focused ion beam technology; network synthesis; APR tool; DFD framework; FIB probing techniques; circuit editing techniques; design-for-debug layout adjustment; focused ion beam technique; size 90 nm; Benchmark testing; Containers; Ion beams; Layout; Metals; Probes; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference (ITC), 2011 IEEE International
Conference_Location :
Anaheim, CA
ISSN :
1089-3539
Print_ISBN :
978-1-4577-0153-5
Type :
conf
DOI :
10.1109/TEST.2011.6139155
Filename :
6139155
Link To Document :
بازگشت