DocumentCode :
3151863
Title :
Yet Another Silicon Compiler
Author :
Krekelberg, David E. ; Sobelman, Gerald E. ; Jhon, Chu S.
Author_Institution :
Advanced ECAD Department Control Data Corporation, Minneapolis, MN
fYear :
1985
fDate :
23-26 June 1985
Firstpage :
176
Lastpage :
182
Abstract :
In this paper, we describe the YASC high-level silicon compiler which synthesizes compact chip layouts from hierarchical behavioral descriptions. A logic synthesis procedure generates sets of Boolean equations, including multi-phase clocks and any necessary interface logic. A novel technique for layout generation yields cells whose densities approach hand-crafted designs. Two-layer metal NMOS and CMOS technologies are supported, with flexible design rules. In addition to layout synthesis, logic, schematic and graph diagrams are generated directly from a powerful internal data base. The compiler, which runs under the UNIX operating sysrem, including a menu-driven multi-windowing user environment.
Keywords :
Boolean functions; CMOS logic circuits; Cities and towns; Clocks; Control engineering computing; Data engineering; Digital systems; Electronic design automation and methodology; Equations; Silicon compiler;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1985. 22nd Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0635-5
Type :
conf
DOI :
10.1109/DAC.1985.1585932
Filename :
1585932
Link To Document :
بازگشت