DocumentCode :
3151895
Title :
Design for Testability in a Silicon Compilation Environment
Author :
Fung, H.S. ; Hirschhorn, S. ; Kulkarni, R.
Author_Institution :
GTE Laboratories Incorporated, Waltham, MA
fYear :
1985
fDate :
23-26 June 1985
Firstpage :
190
Lastpage :
196
Abstract :
This paper discusses design for testability automation within a silicon compiler environment under development at GTE Laboratories Inc. The proposed rule-based modular design for testability methodology utilizes both BIST and scan path techniques for full custom VLSI designs. An on-chip test controller may be used. Testability evaluation is performed using both controllability/observability and information theoretic methods. A testability "expert" is required which can manage the analysis as it evolves during the synthesis process and which can make the ultimate testability decisions. Problems involved with integrating the approach with an emerging silicon compilation system are discussed.
Keywords :
Automatic control; Built-in self-test; Controllability; Design automation; Design for testability; Observability; Performance evaluation; Silicon compiler; Testing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1985. 22nd Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0635-5
Type :
conf
DOI :
10.1109/DAC.1985.1585934
Filename :
1585934
Link To Document :
بازگشت