DocumentCode :
315222
Title :
Digital implementation of discrete-time cellular neural networks with distributed arithmetic
Author :
Park, Sungjun ; Lim, Joonho ; Chae, Soo-Ik
Author_Institution :
Video Res. Center, Daewoo Electron. Co., Seoul, South Korea
Volume :
2
fYear :
1997
fDate :
9-12 Jun 1997
Firstpage :
959
Abstract :
We propose an efficient digital architecture for the discrete-time cellular neural networks (DTCNNs). That is based on the combination of the bit-serial computation of distributed arithmetic (DA) with the characteristics of the DTCNN: the local connectivity and the translation invariance in the templates. Implementation of the DTCNN with the proposed architecture requires a reduced hardware complexity and a small number of bus lines. It consumes less silicon area because of the bit-serial computation of DA and offers higher speed operation than the analog implementations of the DTCNN. A DTCNN cell was implemented in a 0.8 μm CMOS technology. The experimental results show that the maximum operation frequency of chip is 30 MHz
Keywords :
CMOS digital integrated circuits; VLSI; cellular neural nets; digital arithmetic; discrete time systems; neural chips; 0.8 μm CMOS technology; 0.8 mum; bit-serial computation; digital architecture; digital implementation; discrete-time cellular neural networks; distributed arithmetic; hardware complexity; local connectivity; translation invariance; Analog computers; CMOS technology; Cellular neural networks; Computer architecture; Digital arithmetic; Distributed computing; Hardware; Integrated circuit interconnections; Silicon; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Neural Networks,1997., International Conference on
Conference_Location :
Houston, TX
Print_ISBN :
0-7803-4122-8
Type :
conf
DOI :
10.1109/ICNN.1997.616155
Filename :
616155
Link To Document :
بازگشت