Title :
Silicon Compilation of Gate Array Bases
Author :
Steinweg, Russell L. ; Pierce, Kerry ; Aguirre, Susan J. ; Nance, Scott
Author_Institution :
VLSI Technology, Inc., San Jose, CA
Abstract :
Traditionally, the fixed base layers of a gate array product are manually designed and laid out, and the router database representing each array base is obtained by manual data entry. This paper describes a new application of silicon compiler technology for the automatic generation of gate array bases. The automatic generation of router databases is also described. The Gate Array Base Compiler allows several topological parameters to be varied, including 1) the number of rows and columns of gates, 2) the number and distribution of routing channels, and 3) the I/O sequence. The Router Model Generator supports multiple router database formats. Besides flexibility, advantages include quick development of new base arrays at low cost with high design reliability.
Keywords :
Assembly; Costs; Databases; Design automation; Product design; Routing; Silicon compiler; Software design; Very large scale integration; Workstations;
Conference_Titel :
Design Automation, 1985. 22nd Conference on
Print_ISBN :
0-8186-0635-5
DOI :
10.1109/DAC.1985.1585977