Title :
Hierarchical Circuit Verification
Author_Institution :
Department of Computer Science, Yale University, New Haven, CT
Abstract :
One of the crucial steps in designing VLSI circuits is to verify the correctness of the layout of the circuitry. Traditionally, this verification step is done by first flattening out the circuit hierarchy. This approach requires a substantial amount of computational overhead even for circuits that are relatively small. In this paper, a connectivity verification algorithm which exploits circuit hierarchy is presented. This algorithm works most efficiently with big circuits and is therefore useful for verifying VLSI circuits.
Keywords :
Buildings; Circuit synthesis; Computer science; Data mining; Fabrication; Feature extraction; Integrated circuit technology; Laboratories; Technology management; Very large scale integration;
Conference_Titel :
Design Automation, 1985. 22nd Conference on
Print_ISBN :
0-8186-0635-5
DOI :
10.1109/DAC.1985.1586018