DocumentCode :
3153641
Title :
Algorithms for Automatic Transistor Sizing in CMOS Digital Circuits
Author :
Kao, William H. ; Fathi, Nader ; Lee, Chia-Hao
Author_Institution :
Xerox Corporation, Electronics Division, El Segundo, CA
fYear :
1985
fDate :
23-26 June 1985
Firstpage :
781
Lastpage :
784
Abstract :
This paper describes the algorithms for automatic transistor sizing (determination of device width and length) of CMOS digital circuits. In CMOS circuits, since power dissipation is small and not a limiting factor, the sizing algorithm is geared toward minimizing area. The program XTRAS (Xerox TRAnsistor Sizing Program) which determines transistor sizes as well as calculates path delays is described. Equations for the calculation of gate area, node capacitances, and rise and fall delays are given. Example circuits sized using XTRAS are compared and found to be within 10% of SPICE circuit simulations.
Keywords :
CMOS digital integrated circuits; CMOS technology; Capacitance; Data structures; Delay; Digital circuits; Integrated circuit interconnections; MOS devices; Power dissipation; SPICE;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1985. 22nd Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0635-5
Type :
conf
DOI :
10.1109/DAC.1985.1586036
Filename :
1586036
Link To Document :
بازگشت