DocumentCode :
3153752
Title :
Simulation-Free Estimation of Speed Degradation in NMOS Self-Testing Circuits for CAD Applications
Author :
Krasniewski, Andrzej ; Albicki, A.
Author_Institution :
Department of Electrical Engineering, The University of Rochester, Rochester, NJ
fYear :
1985
fDate :
23-26 June 1985
Firstpage :
808
Lastpage :
811
Abstract :
A method is presented for estimating the maximum operating speed of NMOS self-testing circuits designed using the BILBO technique. The unique feature of this method is that the speed estimation is based only on parameters of the original design (without built-in test logic) and parameters describing the BILBO modules. Thus, a computer-aided optimization of a self-testing structure with respect to area/speed criteria can be performed without the necessity of laying out multiple self-testing versions of the original design and running timing simulation on each one.
Keywords :
Built-in self-test; Circuit simulation; Computational modeling; Degradation; Design automation; Design optimization; Logic design; Logic testing; MOS devices; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1985. 22nd Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0635-5
Type :
conf
DOI :
10.1109/DAC.1985.1586042
Filename :
1586042
Link To Document :
بازگشت