DocumentCode :
3153761
Title :
Speed up Techniques of Logic Simulation
Author :
Miyoshi, Masayuki ; Kazama, Yoshiharu ; Tada, Osamu ; Nagura, Yasuo ; Amano, Nobutaka
Author_Institution :
Kanagawa Works, Hitachi, Ltd., Kanagawa, Japan
fYear :
1985
fDate :
23-26 June 1985
Firstpage :
812
Lastpage :
815
Abstract :
This paper describes new simulation techniques which reduce the computing requirement of a gate level logic simulator. The logic circuit to be simulated is transformed into the smaller one. The number of events as well as the storage necessary for expressing the logic circuits are decreased. Also, the evaluation of gates becomes faster by predicting whether a gate´s input signal change would cause the gate´s output signal change or not. Our simulator with these techniques has dealt with the logic of some 1,200,000 gates and has saved the computer processing time in developing our computer products.
Keywords :
Design Verification; Logic Design; Logic Simulation; Analytical models; Circuit simulation; Computational modeling; Computer simulation; Design engineering; Discrete event simulation; Hardware; Logic circuits; Logic design; Logic testing; Design Verification; Logic Design; Logic Simulation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1985. 22nd Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0635-5
Type :
conf
DOI :
10.1109/DAC.1985.1586043
Filename :
1586043
Link To Document :
بازگشت