DocumentCode :
3154291
Title :
Two-Dimensional Compaction by ´Zone Refining´
Author :
Shin, Hyunchul ; Sangiovanni-Vincentelli, Alberto L. ; Sequin, Carlo H.
Author_Institution :
Department of Electrical Engineering and Computer Sciences, University of California, Berkeley, CA
fYear :
1986
fDate :
29-2 June 1986
Firstpage :
115
Lastpage :
122
Abstract :
A new technique for 2-dimensional layout compaction of integrated circuits is presented. After a traditional one-dimensional precompaction step, the size of the layout is further reduced with a technique that bears a strong similarity to the technique of ´zone-refining´ used in the purification of crystal ingots. Individual circuit components or small clusters of components are peeled off row by row from the precompacted layout, moved across an open zone, and reassembled at the other end of this zone in a denser configuration. In this process both coordinates of the moved components are altered and jogs are introduced in the connecting wires between them to produce the needed flexibility for placing components into optimal positions. The constraint graphs in both the x- and y-direction are used and updated concurrently.
Keywords :
Algorithm design and analysis; Compaction; Computational geometry; Humans; Integrated circuit layout; Interference; Joining processes; Purification; Shearing; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1986. 23rd Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0702-5
Type :
conf
DOI :
10.1109/DAC.1986.1586077
Filename :
1586077
Link To Document :
بازگشت