DocumentCode :
3154594
Title :
An Accurate Delay Modeling Technique for Switch-Level Timing Verification
Author :
Hwang, Seung H. ; Kim, Young H. ; Newton, A.R.
Author_Institution :
Department of Electrical Engineering and Computer Sciences, University of California, Berkeley, CA
fYear :
1986
fDate :
29-2 June 1986
Firstpage :
227
Lastpage :
233
Abstract :
A new delay modeling technique for accurate timing verification of digital MOS circuits is presented. The technique is based on the ELogic approach and provides the user with a continuous speed-accuracy trade-off in addition to more accurate timing information than available with existing switch-level timing verifiers. The new technique has been implemented in the Crystal timing analyzer and experimental results comparing this method with those used in Crystal are included. Comparisons indicate that the ELogic-based approach, while slower than present approaches, provides a more robust and more accurate delay analysis at the switch level.
Keywords :
Analytical models; Circuit simulation; Circuit testing; Clocks; Delay effects; Design optimization; Robustness; Switches; Switching circuits; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1986. 23rd Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0702-5
Type :
conf
DOI :
10.1109/DAC.1986.1586093
Filename :
1586093
Link To Document :
بازگشت