Title :
NOC architecture with Direct Sequence Spread Spectrum coding techniques
Author :
Vamshi, Talla ; Savithri, T. Satya
Author_Institution :
Talla Padmavathi Coll. of Eng., Warangal, India
Abstract :
The Network on chip (NOC) architectures provide routing mechanism for various IP blocks in a system on chip (SOC). The existing schemes are based on the techniques are used in networking protocols similar to the conventional Ethernet communication. Such schemes suffer from data overheads and high complexity protocols. A technique based on Direct Sequence Spread Spectrum (DSSS) is proposed with scalable architecture for meeting NOC requirements. High level architecture for data transmission and addressing scheme is designed and simulated in VHDL. The complete scheme is prototyped on Spartan 3E FPGA. The results demonstrate the suitability of the proposed scheme for medium scale SOC applications.
Keywords :
IP networks; field programmable gate arrays; hardware description languages; local area networks; network coding; network-on-chip; protocols; spread spectrum communication; telecommunication network routing; DSSS; Ethernet communication; IP blocks; NOC architecture; Spartan 3E FPGA; VHDL; addressing scheme; data transmission; direct sequence spread spectrum coding techniques; high complexity protocols; medium scale SOC applications; network on chip architectures; networking protocols; routing mechanism; system on chip; Binary phase shift keying; Demodulation; Field programmable gate arrays; Multiaccess communication; Spread spectrum communication; System-on-a-chip; DSSS; FPGA; Intrachip communcation; Matched filtering; NOC; PN codes; VLSI interconnects;
Conference_Titel :
India Conference (INDICON), 2011 Annual IEEE
Conference_Location :
Hyderabad
Print_ISBN :
978-1-4577-1110-7
DOI :
10.1109/INDCON.2011.6139407