DocumentCode :
3154929
Title :
An IEEE 802.11ah programmable modem
Author :
Casas, Raul A. ; Papaparaskeva, Vakis ; Xuehong Mao ; Kumar, Rishi ; Kaul, Piyush ; Hijazi, Samer
Author_Institution :
Tensilica IP Group, Cadence Design Syst., San Jose, CA, USA
fYear :
2015
fDate :
14-17 June 2015
Firstpage :
1
Lastpage :
6
Abstract :
We introduce an architecture for a programmable IEEE 802.11ah Wi-Fi modem based on a new Cadence Xtensa-based low-energy DSP. The design is based on a methodology for partitioning the system into hardware and software components that takes into account power consumption, silicon area and the need for programmability. Physical layer software functions avail the DSP´s extensible architecture options for baseband processing, such as complex signal filtering and FFT acceleration instructions. We provide sensitivity data from software simulations and laboratory tests that demonstrate the modem is capable of reliable detection and decoding of 2MHz packets with -107dBm of received signal power. Additionally, we analyze latency requirements for a System-on-Chip (SoC) design.
Keywords :
digital signal processing chips; filtering theory; system-on-chip; wireless LAN; Cadence Xtensa; DSP; FFT; IEEE 802.11ah programmable modem; SoC; Wi-Fi modem; physical layer software function; signal filtering; system-on-chip; Digital signal processing; Hardware; Modems; OFDM; Power demand; Software; Standards; 802.11ah; DSP; IoT; Wi-Fi; software defined radio;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
World of Wireless, Mobile and Multimedia Networks (WoWMoM), 2015 IEEE 16th International Symposium on a
Conference_Location :
Boston, MA
Type :
conf
DOI :
10.1109/WoWMoM.2015.7158203
Filename :
7158203
Link To Document :
بازگشت