Title :
Efficient Placement Algorithms Optimizing Delay for High-Speed ECL Masterslice LSI´s
Author :
Ogawa, Yasushi ; Ishii, Tatsuki ; Shiraishi, Yoichi ; Terai, Hidekazu ; Kozawa, Tokinori ; Yuyama, Kyoji ; Chiba, Kyoji
Author_Institution :
Central Research Laboratory, Hitachi Ltd., Tokyo, Japan
Abstract :
Placement algorithms optimizing signal delay as well as wirability for high-speed ECL masterslice LSI\´s are proposed. Equivalent constraints of wire length for clock skew, data path delay, and wired-OR are classified according to upper and lower limits. To maintain such limits, a top-down method utilizing an augmented two-dimensional clustering placement with "scope" and "zone", which are new concepts representing limits, and an iterative weighted improvement method are presented. Such algorithms are applied to hundreds of 2 K and 5 K gate ECL masterslice LSI\´s for a newly developed high-end mainframe computer, the Hitachi M-680H. Through such algorithms, the physical design is greatly improved by guaranteeing high wirability and improving electrical characteristics.
Keywords :
Algorithm design and analysis; Clocks; Clustering algorithms; Costs; Delay effects; Design optimization; Electric variables; Iterative algorithms; Large scale integration; Wire;
Conference_Titel :
Design Automation, 1986. 23rd Conference on
Print_ISBN :
0-8186-0702-5
DOI :
10.1109/DAC.1986.1586121