DocumentCode :
3155214
Title :
A loosely-coupled parallel graphics architecture based on a conflict-free multiport frame buffer
Author :
Nishimura, Satoshi ; Mukai, Ryo ; Kunii, Tosiyasu L.
Author_Institution :
Dept. of Inf. Sci., Tokyo Univ., Hongo, Japan
fYear :
1992
fDate :
14-16 Apr 1992
Firstpage :
411
Lastpage :
418
Abstract :
This paper describes a parallel computer architecture for real-time image synthesis. The architecture is based on a loosely-coupled array of general purpose processors equipped with a novel frame buffer subsystem called a conflict-free multiport frame buffer (CFMFB) which enables every processor to write any region of the screen without access conflicts. An efficient polygon rendering method using the CFMFB is also described. The method assigns a subset of the polygons to each processor, which independently calculates the images of the assigned polygons with the Z-buffer algorithm. The performance of the system is estimated through simulation experiments with sample scenes
Keywords :
computer graphics; image processing; parallel architectures; performance evaluation; Z-buffer algorithm; conflict-free multiport frame buffer; general purpose processors; loosely-coupled parallel graphics architecture; performance; polygon rendering method; real-time image synthesis; Computational modeling; Computer architecture; Computer graphics; Computer simulation; Concurrent computing; Hardware; Image generation; Information science; Layout; Rendering (computer graphics);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Distributed Computing Systems, 1992., Proceedings of the Third Workshop on Future Trends of
Conference_Location :
Taipei
Print_ISBN :
0-8186-2755-7
Type :
conf
DOI :
10.1109/FTDCS.1992.217465
Filename :
217465
Link To Document :
بازگشت