DocumentCode :
3155897
Title :
Delay Reduction Using Simulated Annealing
Author :
Pincus, Jonathan D. ; Despain, Alvin M.
Author_Institution :
Department of Electrical Engineering and Computer Science, University of California at Berkeley, Berkeley, CA
fYear :
1986
fDate :
29-2 June 1986
Firstpage :
690
Lastpage :
695
Abstract :
The MOST program chooses appropriate sizes for transistors in a VLSI schematic to meet specified delay criteria. A simulated annealing algorithm is used in conjunction with a timing analyzer, both written in Prolog. A screening function takes advantage of the symbolic equations provided by the timing analyzer to reject clearly inappropriate choices, so full timing analysis is performed less frequently. Despite running in an interpreted Prolog, performance gains of over 50% versus an unsized circuit can be attained in less than 10 cpu minutes.
Keywords :
Algorithm design and analysis; Analytical models; Circuits; Delay; Equations; Performance analysis; Performance gain; Simulated annealing; Timing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1986. 23rd Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0702-5
Type :
conf
DOI :
10.1109/DAC.1986.1586165
Filename :
1586165
Link To Document :
بازگشت