DocumentCode :
3156288
Title :
A pipelined double-issue MIPS based processor architecture
Author :
Tyson ; Romas, Aisar Labibi ; Siti Intan, P. ; Adiono, Trio
Author_Institution :
Bandung Inst. of Technol., Bandung, Indonesia
fYear :
2009
fDate :
7-9 Jan. 2009
Firstpage :
583
Lastpage :
586
Abstract :
This paper explains a new design of a high speed MIPS (Microprocessor without Interlocked Pipelined Stages) based processor with significant improvements on instruction-level parallelism (ILP) and stall reduction to zero. These improvements are accomplished by utilizing four-stage pipelining, multiple-issue technique, and a Branch Target Buffer. The processor functionality has been verified on Altera DE2 FPGA board to run bubble-sort program. The maximum clock frequency achieved for the design on Altera DE2 FPGA board is 63.27 MHz.
Keywords :
parallel architectures; pipeline processing; sorting; Altera DE2 FPGA board; branch target buffer; bubble-sort program; clock frequency; four-stage pipelining; instruction-level parallelism; microprocessor without interlocked pipelined stages; multiple-issue technique; pipelined double-issue MIPS; processor architecture; Clocks; Decoding; Electronic mail; Field programmable gate arrays; Pipeline processing; Random access memory; Registers; Service oriented architecture; Signal design; Signal processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent Signal Processing and Communication Systems, 2009. ISPACS 2009. International Symposium on
Conference_Location :
Kanazawa
Print_ISBN :
978-1-4244-5015-2
Electronic_ISBN :
978-1-4244-5016-9
Type :
conf
DOI :
10.1109/ISPACS.2009.5383771
Filename :
5383771
Link To Document :
بازگشت