DocumentCode :
315654
Title :
Low power synthesis via transparent latches and observability don´t cares
Author :
Kitahara, Takeshi ; Brayton, Robert K.
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., California Univ., Berkeley, CA, USA
Volume :
3
fYear :
1997
fDate :
9-12 Jun 1997
Firstpage :
1516
Abstract :
We describe a synthesis technique for power optimization in combinational logic circuits. We remove unnecessary signal transitions in circuits by adding transparent latches. Observability don´t-care sets (ODCs) are used to find such transitions, places where latches are inserted, and conditions for disabling the latches. We propose an algorithm for adding transparent latches to reduce power dissipation in circuits, and a method for estimating the reduced power because of the latches. We also present experimental results to show the effectiveness of the technique on benchmark circuits
Keywords :
circuit optimisation; combinational circuits; flip-flops; logic design; observability; algorithm; combinational logic circuit; low power synthesis; observability don´t care; power optimization; signal transition; transparent latch; Circuit synthesis; Circuit testing; Combinational circuits; Latches; Logic circuits; Observability; Power dissipation; Signal detection; Signal synthesis; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1997. ISCAS '97., Proceedings of 1997 IEEE International Symposium on
Print_ISBN :
0-7803-3583-X
Type :
conf
DOI :
10.1109/ISCAS.1997.621416
Filename :
621416
Link To Document :
بازگشت