DocumentCode :
315659
Title :
Timing-driven pin assignment with improvement of cell placement in standard cell layout
Author :
Wakabayashi, Shinichi ; Koide, Tetsushi
Author_Institution :
Fac. of Eng., Hiroshima Univ., Japan
Volume :
3
fYear :
1997
fDate :
9-12 Jun 1997
Firstpage :
1552
Abstract :
In this paper, we propose a timing-driven pin assignment algorithm with improvement of cell placement in standard cell layout. The objective of the algorithm is to minimize the channel density as well as the total wire length by assigning nets to pins of cells under the given timing constraints. If the number of possible pin assignments for each cell is bounded by some constant r, then the proposed algorithm runs in linear time. In most practical cases, the value of r is relatively small, and thus the proposed algorithm is effective and efficient in reducing the chip area
Keywords :
circuit layout CAD; integrated circuit layout; network routing; timing; cell placement; channel density minimisation; standard cell layout; timing-driven pin assignment algorithm; total wire length minimisation; Algorithm design and analysis; Circuits; Law; Legal factors; Pins; Routing; State estimation; Timing; Very large scale integration; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1997. ISCAS '97., Proceedings of 1997 IEEE International Symposium on
Print_ISBN :
0-7803-3583-X
Type :
conf
DOI :
10.1109/ISCAS.1997.621425
Filename :
621425
Link To Document :
بازگشت