Title :
High speed equalizer architectures based on floating point number representation
Author :
Friedman, Vladimir
Author_Institution :
NJ Design Center, Analog Devices Inc., Somerset, NJ, USA
Abstract :
For high speed digital communications VLSI signal processors such as those used in VDSL and ATM LAN applications, the logic associated with the feed-forward equalizer taps accounts for much of the silicon area and power dissipation. The paper presents a novel arithmetic unit, which allows one to reduce the size of the multipliers. One of the multiplicands, the data, is stored in fixed point format, while the other, the error (coefficient) is converted in floating point format with a reduced mantissa width. In the case of the error, the coefficient update multiplier can be replaced with a shift and add structure. For the equalizer FIR section, the coefficients are split in sets and the coefficient mantissa width is optimized for each set. This procedure allows one to minimize the quantization noise for a given total coefficient length
Keywords :
VLSI; asynchronous transfer mode; equalisers; feedforward; floating point arithmetic; local area networks; multiplying circuits; quantisation (signal); ATM LAN; VDSL; VLSI signal processors; coefficient update multiplier; digital communications; equalizer FIR section; feedforward equalizer; floating point number representation; high speed equalizer architectures; power dissipation; quantization noise; reduced mantissa width; total coefficient length; Arithmetic; Digital communication; Equalizers; Feedforward systems; Local area networks; Logic; Power dissipation; Signal processing; Silicon; Very large scale integration;
Conference_Titel :
Circuits and Systems, 1997. ISCAS '97., Proceedings of 1997 IEEE International Symposium on
Print_ISBN :
0-7803-3583-X
DOI :
10.1109/ISCAS.1997.621589