DocumentCode :
3157825
Title :
High performance NoC architecture for two hidden layers BP Neural Network
Author :
Dong Yiping ; Takahiro, W.
Author_Institution :
Grad. Sch. of Inf., Waseda Univ., Kitakyushu
Volume :
01
fYear :
2008
fDate :
24-25 Nov. 2008
Abstract :
Artificial neural networks (ANNs) are widely used in applications of an intelligent system such as pattern recognition, fuzzy system, optimization and control. We have already proposed a novel NoC architecture for different kinds of BPANNs and it was shown that the architecture is a promising hardware implementation for Neural Network. However, some problems to be solved are still remained. One of them is performance. In this paper, we propose another NoC architecture, network topology and routing strategy for higher performance. Experimental results by NoC simulator show that this new architecture and routing strategy reduce the communication load, reduce both latency by 7.7% and dynamic power consumption by 10.3% and also improve throughput by 8.1%, all compared with the previous one.
Keywords :
network routing; network topology; network-on-chip; neural nets; BP neural network; hidden layers; intelligent system; network topology; network-on-chip architecture; network-on-chip simulator; routing strategy; Artificial intelligence; Artificial neural networks; Control systems; Fuzzy systems; Intelligent networks; Intelligent systems; Network-on-a-chip; Neural networks; Pattern recognition; Routing; Architecture; Network on Chip; Neural network;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SoC Design Conference, 2008. ISOCC '08. International
Conference_Location :
Busan
Print_ISBN :
978-1-4244-2598-3
Electronic_ISBN :
978-1-4244-2599-0
Type :
conf
DOI :
10.1109/SOCDC.2008.4815624
Filename :
4815624
Link To Document :
بازگشت