DocumentCode :
3158217
Title :
Performance optimization of LUT of subthreshold FPGA in deep submicron
Author :
Pable, S.D. ; Imran, Ali ; Hasan, Mohammed ; Islam, Aminul
Author_Institution :
Dept. of Electron. Eng., Aligarh Muslim Univ., Aligarh, India
fYear :
2010
fDate :
17-19 Sept. 2010
Firstpage :
64
Lastpage :
69
Abstract :
Field programmable gate array (FPGA) consumes significant dynamic and static power consumption due to the presence of additional logic for flexibility compared to application specific integrated circuits (ASICs). The cost of ASICs is rising exponentially in deep submicron and hence it is important to investigate ways of reducing FPGA power consumption so that they can also be employed in place of ASICs in portable energy constrained applications. It is also important to investigate the possibility of extending the use of FPGA even in subthreshold region for ultra low power applications. At the same frequency, subthreshold circuits show orders of magnitude power saving over super-threshold circuits for low throughput applications. This paper explores the subthreshold performance of a basic FPGA building block-a Look up Table (LUT). It presents comparative analysis of different topologies of three input LUT in deep submicron (DSM) for delay, power dissipation and switching energy. The proposed cross-coupled PMOS (CCP) encoded LUT shows 36% improvement in delay and 31% in switching energy at the cost of 4% increase in static power dissipation over conventional one. However, the increase in static power consumption is negligible compared to the improvement in switching energy. Thereafter, this paper investigates the potential of carbon nanotube field effect transistor (CNFET) based LUT in the subthreshold region.
Keywords :
MOS integrated circuits; carbon nanotubes; field effect transistors; field programmable gate arrays; ASIC; CNFET; DSM; FPGA; LUT; carbon nanotube field effect transistor; cross-coupled PMOS; deep submicron; dynamic power consumption; field programmable gate array; look up table; static power consumption; static power dissipation; switching energy; ultra low power application; CNTFETs; Delay; Field programmable gate arrays; Multiplexing; Table lookup; Threshold voltage; CPL component; FPGA; Subthreshold; decoded multiplexers; encoded;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer and Communication Technology (ICCCT), 2010 International Conference on
Conference_Location :
Allahabad, Uttar Pradesh
Print_ISBN :
978-1-4244-9033-2
Type :
conf
DOI :
10.1109/ICCCT.2010.5640383
Filename :
5640383
Link To Document :
بازگشت