Title :
An effective parallel ALPG using instruction unrolling for high speed memory testing
Author :
Yoon, Hyunjun ; Yang, Myung-Hoon ; Kim, Yongjoon ; Park, Youngkyu ; Park, Jaeseok ; Kang, Sungho
Author_Institution :
Dept. of Electr. & Electron. Eng., Yonsei Univ., Seoul
Abstract :
This paper presents the design and implementation of a new parallel Algorithmic Pattern Generator (ALPG) of Automatic Test Equipment (ATE) for the high speed memory testing. We implemented the Instruction Analyzer (IA) that unrolls the instructions using simple instructions. And, unrolled instruction memory is also implemented to reduce the delay of the IA. These implementations allow the ALPG to operate flexible algorithms at high speed. For high speed, we also designed the ALPG of multiple Pattern Generators (PG) with phase-shifting clocks. Therefore, the ALPG has expandability and operates at high speed with the high flexibility of the algorithms.
Keywords :
automatic test equipment; integrated circuit testing; integrated memory circuits; phase shifters; automatic test equipment; high speed memory testing; instruction analyzer; instruction memory; multiple pattern generators; parallel ALPG; parallel algorithmic pattern generator; phase-shifting clocks; Algorithm design and analysis; Automatic test pattern generation; Automatic testing; Clocks; Costs; Design engineering; Electronic equipment testing; Logic testing; Signal generators; Test pattern generators; ALPG; ATE; Memory test; Pattern generator; Phase-shifter;
Conference_Titel :
SoC Design Conference, 2008. ISOCC '08. International
Conference_Location :
Busan
Print_ISBN :
978-1-4244-2598-3
Electronic_ISBN :
978-1-4244-2599-0
DOI :
10.1109/SOCDC.2008.4815649