DocumentCode :
3158872
Title :
Multiplier design based on ancient Indian Vedic Mathematics
Author :
Tiwari, Honey Durga ; Gankhuyag, Ganzorig ; Kim, Chan Mo ; Cho, Yong Beom
Author_Institution :
Dept. of Electron. Eng., Konkuk Univ., Seoul
Volume :
02
fYear :
2008
fDate :
24-25 Nov. 2008
Abstract :
Vedic mathematics is the name given to the ancient Indian system of mathematics that was rediscovered in the early twentieth century from ancient Indian sculptures (Vedas). It mainly deals with Vedic mathematical formulae and their application to various branches of mathematics. The algorithms based on conventional mathematics can be simplified and even optimized by the use of Vedic Sutras. These methods and ideas can be directly applied to trigonometry, plain and spherical geometry, conics, calculus (both differential and integral), and applied mathematics of various kinds. In this paper new multiplier and square architecture is proposed based on algorithm of ancient Indian Vedic Mathematics, for low power and high speed applications. It is based on generating all partial products and their sums in one step. The design implementation on ALTERA Cyclone -II FPGA shows that the proposed Vedic multiplier and square are faster than array multiplier and Booth multiplier.
Keywords :
field programmable gate arrays; multiplying circuits; ALTERA Cyclone -II FPGA; Vedas; Vedic Sutras; ancient Indian Vedic mathematics; multiplier design; Adders; Calculus; Circuits; Delay effects; Design engineering; Digital signal processing; Geometry; Logic arrays; Mathematics; Signal processing algorithms; Array Multiplier; Multiplier; Square Architectur; Vedic Mathematics;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SoC Design Conference, 2008. ISOCC '08. International
Conference_Location :
Busan
Print_ISBN :
978-1-4244-2598-3
Electronic_ISBN :
978-1-4244-2599-0
Type :
conf
DOI :
10.1109/SOCDC.2008.4815685
Filename :
4815685
Link To Document :
بازگشت