DocumentCode :
3158880
Title :
VLSI-architecture for enabling multiple parallel associative searches with standard SRAM macros
Author :
Kumaki, Takeshi ; Imai, Yuta ; Koide, Tetsushi ; Mattausch, Hans Jürgen
Author_Institution :
Res. Inst. for Nanodevices & Bio Syst., Hiroshima Univ., Higashi-Hiroshima, Japan
fYear :
2009
fDate :
7-9 Jan. 2009
Firstpage :
45
Lastpage :
48
Abstract :
This paper presents a ternary multi-ported content addressable memory (CAM) architecture utilizing asynchronous multiple search-operation technology, aiming at efficient high throughput of associative-search operations. The asynchronous multiple search-operation technology adopts a Flexible Multi-ported Content Addressable Memory (FMCAM) architecture, which is reported. The proposed ternary multi-ported CAM architecture achieves a fast associative table-lookup solution for high-speed routing applications, such as IP packet forwarding and effectively realizes a Ternary Flexible Multi-ported Content Addressable Memory which we refer to as TFMCAM in this paper. The main novel points of the architecture are simultaneous multiple associative-search operations and a high implementation-yield ratio. The TFMCAM can fully exploit the conventional SRAM memory architecture in comparison to the conventional TCAM architecture. Furthermore, the TFMCAM architecture realizes the necessary background table maintenance function without preventing the associative-search operation. For verifying the effectiveness of the TFMCAM architecture, ASIC implementation results are evaluated in this paper.
Keywords :
SRAM chips; VLSI; content-addressable storage; memory architecture; search problems; table lookup; CAM architecture; IP packet forwarding; SRAM macros; SRAM memory architecture; VLSI architecture; associative table-lookup; associative-search operations; asynchronous multiple search-operation technology; flexible multi-ported content addressable memory architecture; high-speed routing application; multiple parallel associative search; ternary multiported content addressable memory architecture; Associative memory; Biomedical signal processing; CADCAM; Circuits; Communication standards; Computer aided manufacturing; Hardware; Memory architecture; Random access memory; Routing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent Signal Processing and Communication Systems, 2009. ISPACS 2009. International Symposium on
Conference_Location :
Kanazawa
Print_ISBN :
978-1-4244-5015-2
Electronic_ISBN :
978-1-4244-5016-9
Type :
conf
DOI :
10.1109/ISPACS.2009.5383906
Filename :
5383906
Link To Document :
بازگشت