DocumentCode :
3159408
Title :
Performance analysis of NoC structure based on Star-Mesh Topology
Author :
Kim, Juyeob ; Lee, Miyoung ; Kim, Wonjong ; Chang, Junyoung ; Bae, Younghwan ; Cho, HanJin
Author_Institution :
ETRI, Convergence Components&Mater. Res. Lab., Daejeon
Volume :
02
fYear :
2008
fDate :
24-25 Nov. 2008
Abstract :
The fabrication technology development of the semiconductor leads the evolutional design methodology to reconsider the efficiency, such as reusability and scalability. NoC (Network On Chip) is the remarkable alternative to support this trend that provides the interface between IPs. In this paper, the general performance analysis through considering the characteristic of the NoC was done with the proposed NoC topology. Besides, the performance at the topology which is the specification application, 4-channel H.264 decoder, was predicted in advance. We could build the environment facilitating the adjustment of the buffer size and mapping of IP with this scheme.
Keywords :
decoding; network topology; network-on-chip; 4-channel H.264 decoder; IP mapping; NoC; buffer size; network-on-chip; performance analysis; specification application; star-mesh topology; topology; Data communication; Decoding; Fabrics; Frequency; Network topology; Network-on-a-chip; Performance analysis; Scalability; Semiconductor process modeling; Switches; H.264; IP; NoC; reusability; scalability; topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SoC Design Conference, 2008. ISOCC '08. International
Conference_Location :
Busan
Print_ISBN :
978-1-4244-2598-3
Electronic_ISBN :
978-1-4244-2599-0
Type :
conf
DOI :
10.1109/SOCDC.2008.4815709
Filename :
4815709
Link To Document :
بازگشت