DocumentCode :
3159757
Title :
Post-layout circuit speed-up by event elimination
Author :
Vaishnav, Hirendu ; Lee, Chi-Keung ; Pedram, Massoud
Author_Institution :
Cadence Design Syst. Inc., San Jose, CA, USA
fYear :
1997
fDate :
12-15 Oct 1997
Firstpage :
211
Lastpage :
216
Abstract :
We propose a novel technique for post-layout delay optimization. This technique identifies the Boolean space corresponding to late arriving transitions at the outputs of delay-critical subcircuits within the given circuit. The transitions are eliminated from the outputs by implementing the corresponding logic separately and merging them with the original circuit through some control logic. Experimental results suggest that this technique can speed up circuits even when the circuits have already been optimized for delay to the fullest extent
Keywords :
Boolean functions; VLSI; circuit optimisation; delays; integrated logic circuits; logic CAD; logic partitioning; timing; Boolean space; VLSI; circuit optimization; control logic; delay; delay-critical subcircuits; event elimination; experimental results; late arriving transitions; post-layout circuit speed-up; post-layout delay optimization; Circuit synthesis; Contracts; Delay estimation; Design optimization; Flexible printed circuits; Integrated circuit interconnections; Iterative algorithms; Logic; Power dissipation; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1997. ICCD '97. Proceedings., 1997 IEEE International Conference on
Conference_Location :
Austin, TX
ISSN :
1063-6404
Print_ISBN :
0-8186-8206-X
Type :
conf
DOI :
10.1109/ICCD.1997.628870
Filename :
628870
Link To Document :
بازگشت