Title :
Mapping deblocking algorithm of H.264 decoder onto a reconfigurable array architecture
Author :
Yang, Xiangqiu ; Liu, Leibo ; Yin, Shouyi ; Zhu, Min ; Jia, Wen ; Wei, Shaojun
Author_Institution :
Res. Center for Mobile Comput., Tsinghua Univ., Beijing, China
Abstract :
This paper introduces several methods for mapping deblocking algorithm onto REconfigurable MUltimedia System (REMUS) processor, which consists of a general RISC processor and two Processing Element Arrays (PEAs). Although reconfigurable array architecture is efficient to computing-intensive tasks, which is difficult to implement control-intensive task, such as deblocking algorithm. In order to figure out this problem, RISC processor calculates several parameters and generate configuration information to determinate filter modes, PEAs accelerate regular computation due to parallelization and pipeline architecture. Compared to the deblocking execution on FloRA, XPP-III, deblocking algorithm on REMUS achieves the speedup of 79.2%, 34.74%, which compares to the implementation on FloRA and XPP-III architecture. Furthermore, those methods can be used for other algorithms to achieve acceleration, such as MC, IDCT.
Keywords :
reconfigurable architectures; reduced instruction set computing; video coding; FloRA architecture; H.264 decoder; REMUS; XPP-III architecture; control-intensive task; filter modes; general RISC processor; mapping deblocking algorithm; parallelization architecture; pipeline architecture; processing element arrays; reconfigurable array architecture; reconfigurable multimedia system processor; Arrays; Decoding; Filtering algorithms; Information filters; Reduced instruction set computing; H.264 decoder; deblocking filter; reconfigurable array;
Conference_Titel :
Consumer Electronics, Communications and Networks (CECNet), 2011 International Conference on
Conference_Location :
XianNing
Print_ISBN :
978-1-61284-458-9
DOI :
10.1109/CECNET.2011.5768833