DocumentCode :
3160013
Title :
Interconnect-aware design methodology for analog and mixed signal design in silicon based technologies using high bandwidth on-chip transmission lines
Author :
Goren, David ; Zelikson, Michael ; Gordin, Rachel
Author_Institution :
IBM Haifa Res. & Dev. Labs., Haifa Univ., Israel
fYear :
2002
fDate :
1 Dec. 2002
Firstpage :
84
Abstract :
This paper discusses a new interconnect-aware AMS design methodology which leads to better designs, and is in many ways superior to the RLC post-layout extraction approach. This methodology uses high bandwidth on-chip transmission lines (T-lines) for critical interconnect. The T-lines have been designed for multi-layered metallization stack high speed silicon based technologies, such as the silicon germanium (SiGe) technology, as well as for high speed CMOS technologies.
Keywords :
analogue integrated circuits; integrated circuit design; integrated circuit interconnections; integrated circuit metallisation; mixed analogue-digital integrated circuits; AMS design methodology; SiGe; T-lines; analog design; critical interconnect; high bandwidth on-chip transmission lines; high speed CMOS technologies; interconnect-aware design methodology; mixed signal design; multi-layered metallization stack; Bandwidth; CMOS technology; Design methodology; Germanium silicon alloys; Measurement standards; Research and development; Semiconductor device modeling; Signal design; Silicon germanium; Transmission lines;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical and Electronics Engineers in Israel, 2002. The 22nd Convention of
Print_ISBN :
0-7803-7693-5
Type :
conf
DOI :
10.1109/EEEI.2002.1178333
Filename :
1178333
Link To Document :
بازگشت