Title :
Animate vision demonstrator utilising reconfigurable system designs
Author :
Shelley, A.J. ; Seed, N.L.
Author_Institution :
Sheffield Univ., UK
Abstract :
The justifications for migration from discrete logic implementations to field programmable devices (PLD/FPGA) for state machine, logic replacement and datapath operations are well known and established. They offer the user a flexible design methodology at a gate level for a low initial investment and demand no early commitments to high volumes. Furthermore, the capabilities of a volatile static memory based FPGA technology extend well beyond the limited scope of integration enhancement. This paper outlines a reconfigurable image processing architecture (RIPA) and its integration into an animate vision demonstrator
Keywords :
SRAM chips; computer animation; computer vision; field programmable gate arrays; reconfigurable architectures; PLD/FPGA; animate vision demonstrator; datapath operations; field programmable devices; gate level design; logic replacement; reconfigurable image processing architecture; reconfigurable system designs; state machine; volatile static memory;
Conference_Titel :
Image Processing and its Applications, 1995., Fifth International Conference on
Conference_Location :
Edinburgh
Print_ISBN :
0-85296-642-3
DOI :
10.1049/cp:19950709