Title :
Design methodology for the high-performance G4 S/390 microprocessor
Author :
Shepard, K.L. ; Carey, S. ; Beece, D.K. ; Hatch, R. ; Northrop, G.
Author_Institution :
IBM Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
Abstract :
This paper describes the methodology employed in the design of the G4 S/390 microprocessor. Issues of verifying design metrics of power, noise, timing, and functional correctness are discussed within the context of a performance-driven transistor-level custom design approach. Semi-automated techniques to encourage designer productivity consistent with the objectives of a high-frequency deep submicron design point are presented as are the practical issues associated with managing the complexity of an 8 million transistor design
Keywords :
circuit CAD; logic CAD; microprocessor chips; G4 S/390 microprocessor; complexity; deep submicron design; design metrics; designer productivity; high-performance; transistor-level custom design; Aging; Design methodology; Integrated circuit interconnections; Logic testing; Microprocessors; Noise shaping; Process design; Productivity; Timing; Transistors;
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1997. ICCD '97. Proceedings., 1997 IEEE International Conference on
Conference_Location :
Austin, TX
Print_ISBN :
0-8186-8206-X
DOI :
10.1109/ICCD.1997.628873