DocumentCode :
3160532
Title :
Cu via Exposure by Backgrinding for TSV Applications
Author :
Vincent, Lee Wen Sheng ; Khan, Navas ; Ebin, Liao ; Yoon, S.W. ; Kripesh, V.
Author_Institution :
Inst. of Microelectron., Singapore
fYear :
2007
fDate :
10-12 Dec. 2007
Firstpage :
233
Lastpage :
237
Abstract :
Microelectronics packaging is driven by the continuous increase in demands for smaller, faster and cheaper products. A 3D package with Silicon carrier is developed in this work. The Silicon carrier technology has added advantages such as higher thermal conductivity, no CTE mismatch between the chip and substrate, high density interconnection etc. A key technology in silicon carrier is TSV process. We developed TSV process using via first approach in this work. The electroplated copper via is polished using chemical mechanical polishing and the burrier via is exposed by mechanical backgrinding. In this paper, copper polishing process details, via exposure technique have been presented. The silicon wafer surface after via exposure has been analyzed and found no copper smudging.
Keywords :
copper; electroplating; integrated circuit interconnections; integrated circuit testing; silicon; wafer level packaging; 3D system in package; Si; TSV process; Through Silicon Via; backgrinding; chemical mechanical polishing; copper polishing process; copper smudging; density interconnection; electroplated copper; microelectronics packaging; silicon carrier wafer fabrication; silicon wafer surface; thermal conductivity; Ceramics; Copper; Fabrication; Integrated circuit interconnections; Semiconductor device packaging; Silicon; Substrates; Thermal conductivity; Thermal resistance; Through-silicon vias;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Packaging Technology Conference, 2007. EPTC 2007. 9th
Conference_Location :
Singapore
Print_ISBN :
978-1-4244-1323-2
Electronic_ISBN :
978-1-4244-1323-2
Type :
conf
DOI :
10.1109/EPTC.2007.4469712
Filename :
4469712
Link To Document :
بازگشت