DocumentCode :
3161067
Title :
Design for Improvement of Drop Impact Performance of Package-on Package
Author :
Luan, Jing-En
Author_Institution :
STMicroelectronics, Singapore
fYear :
2007
fDate :
10-12 Dec. 2007
Firstpage :
937
Lastpage :
942
Abstract :
Package on Package is a packaging technology that one package is placed on top of another package to integrate different functionalities while still maintain same foot print size. Top package is normally for memory application while bottom package is for ASIC/RF application. PoP offers procurement flexibility, lower cost, avoiding KGD issues compared with system in package (SiP), stacked die etc. technologies. With the increasing demand of package-on-packages for telecommunication applications, some reliability issues have been raised. Such as warpage and solder joint reliability during thermal cycle and drop impact. In this paper, solder joint performance of PoP under drop impact was studied through FE modeling and experiment. It was found that the most critical solder joint is located at outmost corner of bottom packages. Failure occurs mostly at IMC of solder/PCB interface, followed by two interfaces of solder/substrate of top solder joints. Design guideline for improvement of drop impact performance was given. The knocking between bottom and top packages was also investigated. It showed that there is no knocking between bottom and top package if the gap between them is more than 10 mum. The stress in solder joint was studied and it shows there is no significant difference even when there is knocking between two packages compared with large gap without knocking. The gap between two packages will affect solder joint formulation.
Keywords :
application specific integrated circuits; failure analysis; finite element analysis; integrated circuit packaging; integrated circuit reliability; integrated circuit testing; printed circuits; radiofrequency integrated circuits; soldering; solders; ASIC-RF application; FE modeling; drop impact performance; memory application; package-on package technology; solder joint formulation; solder joint reliability; solder joint stress; solder-PCB interface; stacked die; system in package comparison; telecommunication applications; thermal cycle testing; Application specific integrated circuits; Costs; Foot; Guidelines; Iron; Maintenance; Packaging; Procurement; Radio frequency; Soldering;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Packaging Technology Conference, 2007. EPTC 2007. 9th
Conference_Location :
Singapore
Print_ISBN :
978-1-4244-1323-2
Electronic_ISBN :
978-1-4244-1323-2
Type :
conf
DOI :
10.1109/EPTC.2007.4469742
Filename :
4469742
Link To Document :
بازگشت