Title :
Failure Analysis of Packaging Related Failures on Advance Devices with Low-K Dielectrics
Author_Institution :
Freescale Semicond. Malaysia, Petaling Jaya
Abstract :
New wafer fabrication process integration uses copper metallization and low-k dielectric material to resolve the performance limitation of aluminum interconnect technology. The implementation of low-k BEOL dielectrics has weakened the die in terms of mechanical properties compared to non- low-k dielectrics, such as SiO2, BPSG, and TEOS. It has been experienced that during physical analysis of low-k devices, sample preparation plays an important and crucial part in ensuring that the evidence to the root cause is preserved and does not induce further damage to the samples that could lead the analysis to a different conclusion. This paper discusses the problems observed during analysis on packaged low-k dice, and possible solutions.
Keywords :
electronics packaging; failure analysis; interconnections; metallisation; SiO2; aluminum interconnect technology; copper metallization; failure analysis; low-k BEOL dielectrics; low-k dielectric material; low-k dielectrics; mechanical properties; packaging related failures; wafer fabrication process; Copper; Delamination; Dielectric devices; Dielectric materials; Failure analysis; Metallization; Packaging; Parasitic capacitance; Silicon carbide; Stress;
Conference_Titel :
Electronics Packaging Technology Conference, 2007. EPTC 2007. 9th
Conference_Location :
Singapore
Print_ISBN :
978-1-4244-1323-2
Electronic_ISBN :
978-1-4244-1323-2
DOI :
10.1109/EPTC.2007.4469782