Title :
A parallel system for test pattern generation
Author :
Balboni, G.P. ; Cabodi, G.P. ; Gai, S. ; Sismondi, D. ; Reorda, M. Sonza
Author_Institution :
CSELT, Torino, Italy
Abstract :
The problem of generating test pattern sequences for digital circuits is a crucial one in the area of electronic CAD. While a significant effort has been made to develop new and more powerful algorithms to solve it, the required CPU times are still unacceptable in many cases. The authors propose a different approach based on the use of a general-purpose parallel architecture. The attention is devoted to combinational circuits described at the gate level, and faults are modeled as permanent single stuck-ats. Parallelization strategies are discussed, together with an implementation on a transputer-based machine. The resulting system significantly speeds-up the test generation process: its performance is discussed, also reporting the experimental results obtained on the standard set of bench-mark combinational circuits
Keywords :
automatic testing; combinatorial circuits; logic testing; parallel architectures; CPU times; combinational circuits; digital circuits; electronic CAD; general-purpose parallel architecture; parallel system; parallelisation strategies; test pattern generation; transputer-based machine; Central Processing Unit; Circuit faults; Circuit testing; Combinational circuits; Digital circuits; Electronic equipment testing; Parallel architectures; Power system modeling; System testing; Test pattern generators;
Conference_Titel :
Parallel and Distributed Processing, 1991. Proceedings of the Third IEEE Symposium on
Conference_Location :
Dallas, TX
Print_ISBN :
0-8186-2310-1
DOI :
10.1109/SPDP.1991.218193