DocumentCode :
3162420
Title :
Multi-way Partitioning For Minimum Delay For Look-Up Table Based FPGAs
Author :
Prashant Sawkar, Donald Thomas
Author_Institution :
Electrical and Computer Engineering Dept., Carnegie-Mellon University, Pittsburgh, PA
fYear :
1995
fDate :
1995
Firstpage :
201
Lastpage :
205
Abstract :
In this paper we present a set cover based approach (SCP) to multi-way partitioning for minimum delay for Look-Up Table based FPGAs. SCP minimizes the number of chip-crossings on each circuit path with minimum logic duplication costs to achieve implementations with minimum delay and minimum number of chips. The overall complexity of SCP is (V2). Experimental results demonstrate that SCP produces partitions that on the average have 14% fewer chips, 28% fewer pins, and 93% fewer chip-crossings on each circuit path compared to ANN which is a simulated annealing based implementation of classical multi-way partitioning. SCP achieves this performance and compact packing at the cost of duplicating 13% of logic on the average. Additionally, in comparison with a lower bound we observe that SCP has produced near-optimal solutions.
Keywords :
Circuits; Costs; Delay; Field programmable gate arrays; Logic design; Logic devices; Logic testing; Permission; Simulated annealing; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1995. DAC '95. 32nd Conference on
Conference_Location :
San Francisco, CA
ISSN :
0738-100X
Print_ISBN :
0-89791-725-1
Type :
conf
DOI :
10.1109/DAC.1995.250090
Filename :
1586702
Link To Document :
بازگشت