DocumentCode :
3162515
Title :
Digital Receiver Design Using VHDL Generation From Data Flow Graphs
Author :
Peter Zepter, Thorsten Grotker, Heinrich Meyr
Author_Institution :
Integrated Systems for Signal Processing, Aachen University of Technology, Aachen, Germany
fYear :
1995
fDate :
1995
Firstpage :
228
Lastpage :
233
Abstract :
This paper describes a design methodology, a library of reusable VHDL descriptions and a VHDL generation tool used in the application area of digital signal processing, particularly digital receivers for communication links. The tool and the library interact with commercial system simulation and logic synthesis tools. The support of joint optimization of algorithm and architecture as well as the concept for design reuse are explained. The algorithms for generating VHDL code according to different user specifications are described. An application example is used to show the benefits and current limitations of the proposed methodology.
Keywords :
Algorithm design and analysis; Design methodology; Design optimization; Digital signal processing; Flow graphs; Logic; Signal generators; Signal processing algorithms; Signal synthesis; Software libraries;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1995. DAC '95. 32nd Conference on
Conference_Location :
San Francisco, CA
ISSN :
0738-100X
Print_ISBN :
0-89791-725-1
Type :
conf
DOI :
10.1109/DAC.1995.250095
Filename :
1586707
Link To Document :
بازگشت