DocumentCode :
3162520
Title :
Stacked thin dice packaging
Author :
Pienimaa, Seppo K. ; Valtanen, Jani ; Heikkila, Rami ; Ristolainen, Eero
Author_Institution :
Tampere Univ. of Technol., Finland
fYear :
2001
fDate :
2001
Firstpage :
361
Lastpage :
366
Abstract :
This paper reports on a developed stacking method to produce a small volume three-dimensional package. The first part of the 3rd dimension is tackled by reducing package thickness and also the stand-off height. The steps came through thinning dice, using a thin interposer, and to stack the components. The thickness of the used ICs was 90 μm, whereas typically thicknesses are around 250-300 μm. Thin dice were connected through eutectic solder bumps on thin aramid epoxy substrates. The package was studied with the finite element method (FEM) using three-dimensional (3-D) models and the Ansys program. The average plastic work in the solder bump was used to define the reliability of the structure. Structures with one to four layers are compared. In current flip-chip assemblies, rigidity assists good electrical performance and reliability. Reducing the IC thickness below 100 μm creates new challenges for handling, interconnecting, reliability and design. These tasks have been addressed in this study. The designed circuits for the above tests have been characterized and more details of the results are presented. Further progress in density increase has been achieved by stacking layers of flexible substrate and thin die on top of each other. For this work, the first level connection has been flip-chip bonding. The goal was to develop a method to produce modules on a small scale to verify the feasibility of various System-in-Package (SiP) solutions. The method has been tested using thin dice, mainly daisy chain. Devices are miniaturized to be more comfortable to carry; this size reduction desire, together with increased functionality, have become drivers, especially for wireless devices. Size reduction of electronics has set a challenge for packaging and provided the motivation to verify emerging technologies
Keywords :
finite element analysis; flip-chip devices; integrated circuit packaging; integrated circuit reliability; 3D models; 90 micron; Ansys program; SiP; System-in-Package; density increase; eutectic solder bumps; finite element method; flip-chip assemblies; package thickness; reliability; small volume three-dimensional package; stacked thin dice packaging; stand-off height; thin aramid epoxy substrates; thin dice; wireless devices; Bonding; Chip scale packaging; Circuit testing; Driver circuits; Electronics packaging; Finite element methods; Plastics; Silicon; Space technology; Stacking;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference, 2001. Proceedings., 51st
Conference_Location :
Orlando, FL
ISSN :
0569-5503
Print_ISBN :
0-7803-7038-4
Type :
conf
DOI :
10.1109/ECTC.2001.927749
Filename :
927749
Link To Document :
بازگشت