DocumentCode :
3162616
Title :
Timed Shannon Circuits: A Power-Efficient Design Style and Synthesis Tool
fYear :
1995
fDate :
1995
Firstpage :
254
Lastpage :
260
Abstract :
A method of synthesizing low-power combinational logic circuits from Shannon Graphs is proposed such that an n input, m output circuit realization using 2-input gates with unbounded fanout has O(nm) transitions per input vector. Under a bounded fanout model, the transition activity is increased at most by a factor of n. Moreover, the power consumption is independent of circuit delays.
Keywords :
Algorithm design and analysis; Capacitance; Circuit synthesis; Energy consumption; Equations; Integrated circuit interconnections; Load modeling; Permission; Power dissipation; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1995. DAC '95. 32nd Conference on
Conference_Location :
San Francisco, CA
ISSN :
0738-100X
Print_ISBN :
0-89791-725-1
Type :
conf
DOI :
10.1109/DAC.1995.250100
Filename :
1586712
Link To Document :
بازگشت