DocumentCode :
3162713
Title :
Behavioral Synthesis Methodology for HDL-Based Specification and Validation
Author :
D. Knapp, T. Ly, D. MacMillen, R. Miller
Author_Institution :
Synopsys Inc., Mountain View, CA
fYear :
1995
fDate :
1995
Firstpage :
286
Lastpage :
291
Abstract :
This paper describes a HDL synthesis based design methodology that supports user adoption of behavioral-level synthesis into normal design practices. The use of these techniques increases understanding of the HDL descriptions before synthesis, and makes the comparison of pre- and post-synthesis design behavior through simulation much more direct. This increases user confidence that the specification does what the user wants, i.e. that the synthesized design matches the specification in the ways that are important to the user. At the same time, the methodology gives the user a powerful set of tools to specify complex interface timing, while preserving a user´s ability to delegate decision-making authority to software in those cases where the user does not wish to restrict the options available to the synthesis algorithms.
Keywords :
Computational modeling; Decision making; Design methodology; Hardware design languages; High level synthesis; Processor scheduling; Protocols; Software algorithms; Software tools; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1995. DAC '95. 32nd Conference on
Conference_Location :
San Francisco, CA
ISSN :
0738-100X
Print_ISBN :
0-89791-725-1
Type :
conf
DOI :
10.1109/DAC.1995.249961
Filename :
1586717
Link To Document :
بازگشت