DocumentCode :
3162828
Title :
Retiming Synchronous Circuitry with Imprecise Delays
Author :
I. Karkowski, R.H.J.M. Otten
Author_Institution :
Delft University of Technology, Faculty of Electrical Engineering, Delft, The Netherlands
fYear :
1995
fDate :
1995
Firstpage :
322
Lastpage :
326
Abstract :
Often, and certainly in the early stages of a design, the knowledge about delays is imprecise. Stochastic programming is not an adequate means to account for this imprecision. Not only is a probability distribution seldom a correct translation of the designer´s delay knowledge, it also leads to inefficient algorithms. In this paper possibilistic programming is proposed for handling the retiming problem where delays are modelled as (triangular) possibilistic numbers. Beside the capability of optimizing the most possible clock cycle time and generating its possibility distribution, it allows for trade-offs between reducing clock cycle time and chances for obtaining worse solutions. It is shown that the computational complexity is the same as for retiming with exact circuit delays.
Keywords :
Algorithm design and analysis; Circuit synthesis; Clocks; Cost function; Delay; Flip-flops; Latches; Phase estimation; Stochastic processes; Time to market;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1995. DAC '95. 32nd Conference on
Conference_Location :
San Francisco, CA
ISSN :
0738-100X
Print_ISBN :
0-89791-725-1
Type :
conf
DOI :
10.1109/DAC.1995.249967
Filename :
1586723
Link To Document :
بازگشت