DocumentCode :
3162835
Title :
High-performance crossbar interconnect for a VLIW video signal processor
Author :
Dutta, Santanu ; O´Connor, K.J. ; Wolfe, Andrew
Author_Institution :
Dept. of Electr. Eng., Princeton Univ., NJ, USA
fYear :
1996
fDate :
23-27 Sep 1996
Firstpage :
45
Lastpage :
49
Abstract :
A programmable Very Long Instruction Word (VLIW) Video Signal Processor (VSP) Chip is currently under development. The design of this chip provides some unique VLSI tradeoffs. The architecture requires flexible, high-bandwidth interconnect at fast cycle times. The design targets 32-64 operations per cycle at clock rates in excess of 500 MHz. A high-performance crossbar interconnect has been designed in a .25 μm process. Novel optimizations and design choices are presented that are unique to single-chip-processor crossbars. Area and speed tradeoffs are then examined for a variety of design parameters in order to guide architectural decisions for the VLIW VSP
Keywords :
VLSI; digital signal processing chips; integrated circuit interconnections; video signal processing; 0.25 micron; 500 MHz; VLIW video signal processor; VLSI; architecture; crossbar interconnect; design; optimization; single chip; Clocks; Communication switching; Delay; Digital integrated circuits; Integrated circuit interconnections; LAN interconnection; Signal processing; Switches; VLIW; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC Conference and Exhibit, 1996. Proceedings., Ninth Annual IEEE International
Conference_Location :
Rochester, NY
ISSN :
1063-0988
Print_ISBN :
0-7803-3302-0
Type :
conf
DOI :
10.1109/ASIC.1996.551961
Filename :
551961
Link To Document :
بازگشت