DocumentCode :
3163079
Title :
Deriving Efficient Area and Delay Estimates by Modeling Layout Tools
Author :
Donald S. Gelosh, Dorothy E. Setliff
Author_Institution :
Department of Electrical Engineering, University of Pittsburgh, Pittsburgh, PA
fYear :
1995
fDate :
1995
Firstpage :
402
Lastpage :
407
Abstract :
This paper presents a novel approach to deriving area and delay estimates for high level synthesis using machine learning techniques to model layout tools. This approach captures the relationships between general design features (e.g., topology, connectivity, common input, and common output) and layout concepts (e.g., relative placement). Experimentation illustrates the effectiveness of this approach for a variety of real-world designs.
Keywords :
Costs; Delay estimation; Design automation; High level synthesis; Layout; Machine learning; Predictive models; Process design; Runtime; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1995. DAC '95. 32nd Conference on
Conference_Location :
San Francisco, CA
ISSN :
0738-100X
Print_ISBN :
0-89791-725-1
Type :
conf
DOI :
10.1109/DAC.1995.249981
Filename :
1586737
Link To Document :
بازگشت